Realizing logic gates with time-delayed synthetic genetic networks
| dc.contributor.author | Kohar, Vivek | |
| dc.contributor.author | Sinha, Sudeshna | |
| dc.date.accessioned | 2020-12-14T05:40:14Z | |
| dc.date.available | 2020-12-14T05:40:14Z | |
| dc.date.issued | 2014 | |
| dc.description | Only IISERM authors are available in the record. | |
| dc.description.abstract | We demonstrate the realization of fundamental logic operations, as well as a memory element, with engineered delayed synthetic gene networks. Further, we investigate the effect of time delay in different kinds of processes, on the operational range of this biological logic gate. We show that this delay can either enhance or diminish logic behavior, depending on its functional form. Lastly, we show that the desired response to inputs can be induced, even in the absence of noise, by time delay alone. | en_US |
| dc.identifier.citation | Nonlinear Dynamics, 76(1), pp.431-439. | en_US |
| dc.identifier.other | https://doi.org/10.1007/s11071-013-1136-9 | |
| dc.identifier.uri | https://link.springer.com/article/10.1007%2Fs11071-013-1136-9 | |
| dc.identifier.uri | http://hdl.handle.net/123456789/3087 | |
| dc.language.iso | en | en_US |
| dc.publisher | Springer | en_US |
| dc.subject | Time delay | en_US |
| dc.subject | Logical stochastic resonance | en_US |
| dc.subject | Synthetic gene network | en_US |
| dc.subject | Logic operations | en_US |
| dc.title | Realizing logic gates with time-delayed synthetic genetic networks | en_US |
| dc.type | Article | en_US |