Realizing logic gates with time-delayed synthetic genetic networks

dc.contributor.authorKohar, Vivek
dc.contributor.authorSinha, Sudeshna
dc.date.accessioned2020-12-14T05:40:14Z
dc.date.available2020-12-14T05:40:14Z
dc.date.issued2014
dc.descriptionOnly IISERM authors are available in the record.
dc.description.abstractWe demonstrate the realization of fundamental logic operations, as well as a memory element, with engineered delayed synthetic gene networks. Further, we investigate the effect of time delay in different kinds of processes, on the operational range of this biological logic gate. We show that this delay can either enhance or diminish logic behavior, depending on its functional form. Lastly, we show that the desired response to inputs can be induced, even in the absence of noise, by time delay alone.en_US
dc.identifier.citationNonlinear Dynamics, 76(1), pp.431-439.en_US
dc.identifier.otherhttps://doi.org/10.1007/s11071-013-1136-9
dc.identifier.urihttps://link.springer.com/article/10.1007%2Fs11071-013-1136-9
dc.identifier.urihttp://hdl.handle.net/123456789/3087
dc.language.isoenen_US
dc.publisherSpringeren_US
dc.subjectTime delayen_US
dc.subjectLogical stochastic resonanceen_US
dc.subjectSynthetic gene networken_US
dc.subjectLogic operationsen_US
dc.titleRealizing logic gates with time-delayed synthetic genetic networksen_US
dc.typeArticleen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
Need to add pdf.odt
Size:
8.63 KB
Format:
OpenDocument Text
Description:

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: